# The Impact of Semiconductor Technology Scaling on CMOS RF and Digital Circuits for Wireless Application

Kwyro Lee, Senior Member, IEEE, Ilku Nam, Student Member, IEEE, Ickjin Kwon, Member, IEEE, Joonho Gil, Member, IEEE, Kwangseok Han, Member, IEEE, Sungchung Park, Student Member, IEEE, and Bo-Ik Seo, Student Member, IEEE

Abstract—The impact of CMOS technology scaling on the various radio frequency (RF) circuit components such as active, passive and digital circuits is presented. Firstly, the impact of technology scaling on the noise and linearity of the low-noise amplifier (LNA) is thoroughly analyzed. Then two new circuits, i.e., CMOS complementary parallel push-pull (CCPP) circuit and vertical-NPN (V-NPN) circuit for direct-conversion receiver (DCR), are introduced. In CCPP, the high RF performance of pMOS comparable to nMOS provides single ended differential RF signal processing capability without the use of a bulky balun. The use of parasitic V-NPN bipolar transistor, available in triple well CMOS technology, has shown to provide more than an order of magnitude improvement in 1/f noise and dc offset related problems, which have been the bottleneck for CMOS single chip integration. Then CMOS technology scaling for various passive device performances such as the inductor, varactor, MIM capacitor, and switched capacitor, is discussed. Both the forward scaling of the active devices and the inverse scaling of interconnection layer, i.e., more interconnection layers with effectively thicker total dielectric and metal layers, provide very favorable scenario for all passive devices. Finally, the impact of CMOS scaling on the various digital circuits is introduced, taking the digital modem blocks, the various digital calibration circuits, the switching RF power amplifier, and eventually the software defined radio, as examples.

*Index Terms*—CMOS scaling, digital RF, integrated passives, RF CMOS, wireless digital circuits.

## I. INTRODUCTION

RECENTLY, we have seen a widespread variety of mobile computing and communication services. Based on the Edholm's law of bandwidth, which is the exponential law of telecommunication data rates versus year, being equivalent to Moore's law in semiconductors, it is predicted that all telecommunication will eventually become both wireless and mobile

Manuscript received August 11, 2004. This work was supported by the Micro Information and Communication Remote Object-oriented Systems (MICROS) Research Center at KAIST. The review of this paper was arranged by Editor S. Sun.

K. Lee, I. Nam, S. Park, and B.-I. Seo are with the Department of Electrical Engineering and Computer Science and MICROS Research Center, Korea Advanced Institute of Science and Technology, Daejeon 305-701, Korea (e-mail: krlee@ee.kaist.ac.kr).

- I. Kwon is with Samsung Advanced Institute of Technology, Kyunggi, Korea.
- J. Gil is with RadioPulse Inc., Songpa-gu, Seoul 138-711, Korea.
- K. Han is with RF/Analog PT, System LSI Division, Samsung Electronics Company, Ltd., Kyunggi 449-711, Korea.

Digital Object Identifier 10.1109/TED.2005.850632

[1]. The driving force for this is the low cost and low power consumption provided by the continuous semiconductor technology scaling. Therefore, it is now time to see how the semiconductor technology scaling influences future wireless circuits and systems. In Section II, the impact of active device scaling on radio frequency (RF) active circuits as well as transceiver architectures will be introduced. Then the impact of technology scaling on various passive devices will be discussed in Section III, which is as important as the active ones for RF circuits. In Sections IV and V, the impact of device scaling for digital baseband as well as digital RF circuits will be illustrated, followed by the Conclusion.

# II. IMPACT OF ACTIVE DEVICE SCALING ON RF ACTIVE CIRCUITS AND SYSTEMS

The simplicity of the following MOSFET drain saturation current ( $I_{\rm dsat}$ ) equation has contributed greatly to integrated circuit technology development

$$I_{\rm dsat} = \mu C_{\rm ox} \left(\frac{W}{L}\right) (V_{\rm gs} - V_{\rm gs})^2. \tag{1}$$

In (1),  $\mu$  is the mobility,  $C_{\rm ox}$  is the unit area gate oxide capacitance, W is the channel width, and L is the channel length,  $V_{\rm gs}$  is the gate-to-source voltage, and  $V_{\rm gs}$  is the threshold voltage. In scaled CMOS, due to the mobility degradation by vertical as well as lateral electric fields, (1) reduces to the following simple equation with reasonable accuracy:

$$I_{\rm dsat} \approx WK(V_{\rm gs} - V_{\rm gs}).$$
 (2)

Here, K is a constant that is technology dependent. Equation (2) states that  $g_m$  is a constant independent of channel length as well as gate overdrive voltage. In RF circuits, interfacing off-chip components such as antennas and filters, the impedance level should be determined at  $Z_o$  of 50 Ohm. Thus transistor width is chosen so as to satisfy the desired impedance level. Once transistor width is chosen in this way, we obtain the following scaling rule:

$$C_{\rm gs} \sim \lambda \quad f_T \sim \frac{1}{\lambda} \quad f_{\rm max} \sim \frac{1}{\lambda}.$$
 (3)



Fig. 1. NF<sub>min</sub> at 2.4 GHz versus gate length. Solid dots are obtained from fabricated devices using standard 0.18- $\mu$ m technology and open dots are from [3].

Here,  $\lambda$  is the technology-scaling factor. According to Fukui [2], however, the minimum noise figure of a FET can be expressed as

$$NF_{\min} \sim 1 + \frac{K_f f}{f_T}.$$
 (4)

In (4),  $K_f$  is a constant called Fukui parameter. Equations (3) and (4) state that  $NF_{\min}$  scales as  $\lambda$  in dB scale, which is verified as shown in Fig. 1. It is very interesting to notice that Fukui's formula, which is an empirical formula originally proposed for GaAs MESFET in the 1970s, works remarkably well even for deep-submicron MOSFET.

In a low-noise amplifier (LNA) circuit, as input matching is deviated from noise optimum point, the noise figure increases as follows:

$$NF = NF_{\min} + \frac{R_n}{G_S} \cdot (Y_S - Y_{\text{opt}})^2.$$
 (5)

Here,  $R_n$  is the equivalent input noise resistance,  $Y_S (= G_S + jB_S)$  is the complex source admittance, and  $Y_{\rm opt}$  is the complex optimal noise admittance. Note that the noise parameters include the small-signal parameters as well as the physical noise source [4].

Although the improvement of  $NF_{\min}$  due to scaling is shown in Fig. 1, for practical purposes it should be collaborated with the scaling of the noise resistance because  $R_n$  indicates how sensitively the noise performance deviates from the optimal value. From (5), we can easily see that  $R_n \sim \lambda$  and  $Y_{\text{opt}} \sim 1/\lambda$ , which indicates optimum noise matching becomes much more sensitive to source impedance mismatch by  $1/\lambda$  times, while the noise circle becomes broader by  $1/\lambda^2$  times. The former is quite an unfavorable scaling scenario. However, scaling of  $R_n \sim \lambda$  indicates a very small noise figure increase when input matching deviates from the optimally matched condition. This indicates that noise figure of scaled down device is very insensitive to source impedance mismatch, leading to a very favorable scenario. This insensitiveness of noise figure on input source matching condition would make LNA circuit design much easier. Fig. 2 shows another insensitiveness of scaling on noise figure.  $NF_{\min}$  for scaled CMOS is very immune to the gate-to-source bias change. It is also worth noticing that



Fig. 2.  $NF_{min}$  at 2.4 GHz versus gate-to-source bias voltage.



Fig. 3. Noise resistance,  ${\bf R}_n$  , as a function of  $V_{\rm GS}$  for the devices with various gate lengths.



Fig. 4.  $g_m{''}$  versus gate-to-source bias voltage. This data is obtained from fabricated devices using standard 0.18  $\mu m$  technology.

the noise resistance  $R_n$  becomes very insensitive to gate bias change as shown in Fig. 3. Note here that the modeled values of  $NF_{\min}$  and  $R_n$  in Figs. 2 and 3 are calculated ones by thermal noise models recently developed for short-channel MOSFETs [4], [5].

On the other hand, the linearity of RF circuits is very important circuit performance issue for wireless communication systems. In RF CMOS, most of the nonlinearity is due to that in the transconductance. In Fig. 4, we plot second derivatives of nMOS



Fig. 5. IIP  $_3$  versus gate-to-source bias voltage. This data is calculated from  ${\bf g}_m{}''$  data in Fig. 4.



Fig. 6. IIP<sub>3</sub> versus inverse channel length for the devices shown in Fig. 5.

transconductance measured for 0.18-\mu m CMOS devices. Fig. 5 shows the IIP<sub>3</sub> calculated with the second derivatives of nMOS transconductance in Fig. 4. In Fig. 6, we plot the IIP<sub>3</sub> in moderate inversion which is most popularly used bias point for LNA, versus channel length. It shows adverse scaling scenario, unfortunately. Note, however, that there are many ways to improve this for scaled CMOS circuits using various feed-forward and/or feedback techniques. The use of linear superposition of several FETs with different channel width biased at different gate and/or substrate bias is a good example of feed-forward techniques [6], [7]. On the other hand, higher RF performance expected from scaled down transistors permits us to use various desensitizing negative feedback techniques, allowing us to trade-off various circuit performances such as gain and linearity. These include source inductor degeneration, gate-to-source capacitor degeneration, resistive shunt feedback, and so forth [8], [9]. This is very similar to an operation amplifier circuitry with negative feedback, where closed loop circuit transfer characteristics are very linear because they are determined by passive feedback components, sacrificing infinite gain of operational amplifier.

In CMOS technology, nMOS is mostly used for RF applications due to its superior performance. In scaled CMOS, however, pMOS also has good small-signal RF performance, as shown in Fig. 7 [10]–[13]. As a result, pMOS combined with NMOS, can be used in push-pull RF circuits as shown in Fig. 8(a) [14]. Fig. 8(b) illustrates how the complementary CMOS parallel push-pull (CCPP) circuit gives a push-pull



Fig. 7. State-of-the-art transistor cutoff frequency versus year. Data are from [10]–[13].



Fig. 8. (a) CCPP amplifier schematic diagram and (b) AC I-V curve of CCPP amplifier.

action. In CMOS push-pull RF circuits, highly symmetric differential circuit action is feasible without the use of a bulky balun, providing very good  $IIP_2$  performance as well as large isolation. In the resistive mixer using pMOS combined with NMOS, our experimental results show more than an order of magnitude improvement in  $IIP_2$  and port isolation performances as shown in [15]. The complementary characteristics



Fig. 9. Cross-sectional view of the triple-well CMOS technology, providing parasitic V-NPN.



Fig. 10. Noise figure for: (a) nMOS mixer (calculated) and (b) V-NPN mixer (measured from chip fabricated using TSMC  $0.18 \,\mu m$  CMOS technology) [13].

of nMOS and pMOS can indeed be fully utilized in RF core circuits without significantly degrading RF performance.

Nowadays, most of the deep submicron CMOS technology adopts deep triple n-well process, which provides parasitic vertical-NPN (V-NPN) bipolar junction transistor as shown in Fig. 9. As shown in Fig. 7, because the unit current gain cutoff frequency of parasitic V-NPNs can be from 600 MHz to several gigahertz, the parasitic V-NPN can be a very useful device option in the design of analog and RF CMOS circuits. By combining V-NPN and MOSFET devices on the same chip, we can optimize the analog/digital circuits as shown in the following example.

Fig. 10 shows the noise performance of nMOS Gilbert mixer and V-NPN Gilbert mixer, respectively. The V-NPN mixer has excellent low-frequency noise performance, showing only thermal noise and almost 1/f noise-free characteristic. On the contrary, as shown in Fig. 10(a), the low-frequency noise performance of nMOS Gilbert mixer is deteriorated by 1/f noise. Fig. 11 also shows the output dc offset voltage of V-NPN mixer measured as a function of local oscillator (LO) input power, zero-power limit of which is 0.6 mV. On the other hand, typical value for that of nMOS mixer is measured as 5–10 mV. Consequently, V-NPN can provide superb solution to inherent



Fig. 11. Measured dc offset from nMOS and V-NPN mixer. The latter gives an order of magnitude improvement [13].



Fig. 12. Single-IF DCR receiver using V-NPN in second mixers, greatly relaxing the frequency limitation of V-NPN.

problems of CMOS direct-conversion receiver (DCR) such as 1/f noise and dc offset and can open a new horizon for CMOS implementation of DCR [13].

As the triple n-well CMOS technology scales down, the cutoff frequency of V-NPN is expected to improve because the base width of V-NPN will be thinner. It should be noted here, however, that the use of parasitic V-NPN in existing CMOS technology should be limited for low frequency RF circuits because its unit current gain cutoff frequency is an order of magnitude lower than that of CMOS. One such example is the dual conversion zero-IF receiver shown in Fig. 12. Here V-NPN is adopted in the zero-IF DCR mixer and baseband analog (BBA) circuits, whose operating frequency is much lower than that of the RF signal from an antenna [13].

## III. IMPACT OF CMOS SCALING FOR PASSIVE DEVICES

In CMOS scaling, both active devices and lowest interconnection line scale down, which is called forward scaling. However, top-level metallization scales inversely; n other words, top



Fig. 13. Integrated inductor quality factor and the corresponding frequency versus number of interconnection layers. The solid squares are measured from chip fabricated using TSMC 0.18  $\mu$ m technology and the dashed lines are calculated from scaled CMOS technology scaled following SIA load map [17].

metal thickness as well as total dielectric insulator thickness becomes thicker, both of which are indispensable for increasing the quality factor of an integrated inductor [16]. These combined with better transistor scaling, therefore, will lead all the passive devices performance to scale favorably. For example, inductor will have smaller parasitic capacitance to substrate, varactor's quality factor will be better, and switched capacitor will have much better quality factor, all in a favorable direction, as shown from Figs. 13–16, respectively. The predicted and calculated values were based on both the SIA roadmap [17] and the accurate RF models found in [18], [20], and [21].

Fig. 13 predicts the integrated inductor quality factor and the corresponding frequency versus number of interconnection layers. As depicted in Fig. 13, the thicker top metal leads to an improvement in the quality factor. Furthermore, together with lower dielectric constant and farther top-level to substrate distance, the great reduction of the substrate loss and parasitics results in the significant improvement of quality-factor [18]. Cu interconnect technology will replace current Al technology gradually, and therefore the performance of on-chip inductors will improve greatly. However, inductance will not scale as transistor. In other words, silicon areas being occupied by on-chip inductors will not scale down even though CMOS technology advances.

Fig. 14 shows the quality factor scaling of an accumulated-type MOS varactor. The equivalent capacitance of the MOS varactor is the sum of variable gate capacitance and fixed overlap capacitance [20]. The dominant contribution of the series equivalent resistance is the channel resistance. Because the channel resistance scales down as the channel length scales, the quality factor will increase significantly. In addition, the gate-oxide thickness also scales down, and so the layout density will improve.

Fig. 15 shows the quality factor and parasitic bottom plate capacitance scaling for the MIM (metal-insulator-metal) capacitor [21]. To inspect the scaling properties of the MIM capacitor, the physical MIM capacitor model [21] is simplified to the equiva-



Fig. 14. Accumulated type MOS varactor quality factor scaling. The solid squares are measured from TSMC 0.18- $\mu$ m technology and the solid line is the calculated one.



Fig. 15. Quality factor and parasitic bottom plate capacitance scaling for 0.9-pF MIM capacitors. The squares are measured from TSMC 0.18- $\mu$ m technology and the solid and dashed lines are calculated ones.

lent series R and C model as shown in the insert of Fig. 15. The equivalent R and C are [22]

$$R = \frac{\rho \cdot K(t_m)}{A} \tag{6}$$

and

$$C = \frac{\varepsilon A}{t_{\text{ox}}} \tag{7}$$

where  $K(t_m)$  is a factor for the contact resistance to the metal,  $\rho$  is the top-metal resistivity, A is the area,  $\varepsilon$  is the dielectric constant, and  $t_{\rm ox}$  is the dielectric thickness. From (6) and (7), the resulting Q is

$$Q = \frac{1}{\omega CR} = \frac{1}{\left(\frac{\varepsilon}{t_{\text{ox}}}\right) \cdot \rho K\left(t_{m}\right)}.$$
 (8)

The MIM capacitor density, i.e., capacitance per unit area, increases slightly [22]. But, because the metal resistivity  $(\rho)$  decreases greatly and the substrate parasitics reduces as shown in Fig. 15, the quality factor of MIM capacitor will be better.



Fig. 16. On-off impedance ratio and quality factor of scaled switched capacitors at 2.4 GHz. The squares are measured from TSMC 0.18- $\mu$ m technology and the solid and dashed lines are calculated ones.

Fig. 16 shows the on/off impedance ratio and quality factor of scaled switched capacitors at 2.4 GHz. The performance of scaled switched capacitors will improve because they consist of both better transistor and MIM capacitor as scaling continues.

Consequently, all passive devices scale in a favorable direction as CMOS technology scales down. Because the power consumption of RF/microwave circuits is largely affected by the performance of passive devices, the scaling of passive devices is advantageous in low-power circuit design. For example, one of the key design issues in the low phase noise and low power VCO (voltage-controlled oscillator) is how to design and optimize the tank inductor and varactors [23].

# IV. IMPACT OF CMOS SCALING FOR DIGITAL BASEBAND CIRCUITRY

Because digital signal processing provides inherent accuracy (6 dB/bit and ppm accuracy of clock), adaptability, flexibility, and programmability, we see more and more digital circuitry in modern radio. These allow sophisticated signal processing, which enables a radio to obtain selectivity and sensitivity up to Shannon's limit, and auto calibration (trimming) for RF/IF/BBA analog circuit imperfections, and so forth. Fig. 17 shows that power consumption for the digital matched filter scales down very fast as technology scales while the analog matched filter does not scale and there is a crossover at 0.18  $\mu$ m for this particular circuit example. These calculations were done using the formula developed in [24]. In this example, the scaling effect on the power consumption of the analog matched filter is rather independent of process technology. The great power reduction like the digital matched filter cannot generally be achieved in the analog matched filter. Fig. 18 shows how Moore's law helps us to obtain the Shannon's limit with affordable power consumption in hand-held phones. The data shown in Fig. 18 is calculated based on the following assumption: the data rate is 200 kbps and only a single digital signal processor (DSP) is available to carry out to the decoding of forward error correction (FEC) codes such as several convolutional codes or turbo codes. As shown in Fig. 18, the power efficiency of DSP



Fig. 17. Calculated power consumption comparison between digital and analog matched filer. This is calculated following the model assumed in [24].



Fig. 18. Impact of Moore's Law in achieving Shannon's limit with affordable power consumption. This figure shows that Moore's law at  $0.13-\mu$ m technology allows us to achieve 2.1-dB sensitivity away from Shannon's limit of -1.6 dB at only 25-mW power consumption [26]–[28].

is exponentially increasing by a factor of 4 every three years [25]. Consequently, given limited power consumption budget, CMOS scaling allows us to obtain the well-known Shannon's limit [26]–[28]. Note that the bars in Fig. 18 represent the differences of required signal-to-noise ratio (SNR) to obtain 0.1% bit error rate from the Shannon's limit of  $-1.6~\mathrm{dB}$ . For example, the logarithmic maximum *a posteriori* (LogMAP) decoder for Turbo Codes being implemented in 0.13  $\mu$ m CMOS technology with power consumption as low as 25 mW, requires the SNR approaching the Shannon's limit within 2.1 dB.

All RF circuits need calibration or trimming for manufacturing and temperature dependent circuit imperfections such as gain mismatch, phase mismatch, and nonlinearity, etc. This has traditionally been done in a laborious way using external measurement equipments, which make it very expensive and time consuming. CMOS, however, is the only technology that provides circuits and algorithm for measurement and correction as well as memory devices to store calibration data, and all the necessities for the automatic calibration for the circuit imperfections in a single chip. Thus, fully automated calibration or trimming is feasible in CMOS radio [29].

#### V. IMPACT OF CMOS SCALING FOR DIGITAL RF

As transistor speed becomes faster, completely new concepts of digital RF technology have been proposed. Among them, digital RF power amplifier and radio using ultra-wide band (UWB) signals are two notable examples.

As for the digital RF power amplifier, one of the most promising candidates is the switching mode power amplifier [30]. In conventional analog power amplifier, it is very difficult to obtain both high power efficiency and linearity at the same time. However, in switching mode power amplifier, 100% power efficiency without any signal distortion can theoretically be obtained. This is very similar to pulsewidth modulated (PWM) signal for audio power amplifier. Because it is digitally modulated, it is very programmable, too.

The UWB radio recently being standardized as 802.15.3a and 802.15.4a by IEEE is another interesting digital wireless communication concept [31]. Conventional radio has evolved from old narrow band radio, where the uses of high quality passive filters are preferred to those of transistors in obtaining sensitivity and selectivity requirement for multiple access communication. However, the success of CDMA system using direct sequence spread spectrum (DSSS) signal has opened the feasibility to remove some of narrow band filters by using wider bandwidth baseband signal. UWB is the extreme case where RF baseband digital signal is directly used for radio communication. Therefore, it is very suitable for being implemented using digital circuitry.

The above two examples indicate that we will see an all-digital radio in the near future, where all circuitry will be digital except for LNA and analog-to-digital converter (ADC). These radios, being digital, will be highly programmable, so that they can easily be configured by software, just like computers.

## VI. CONCLUSION

Endless scaling of modern semiconductor technology has changed mobile hand-held radio system and service drastically during the last two decades. Soon everyone will carry billions of transistors in his mobile information terminal consuming only few hundreds of milliwatt power. In this paper, we showed that technology scaling helps continuously for us to design more smart systems in a less costly way. We will see all digital except RF LNA, mixer, and RF filter in the near future radio. Someday, we will have all digital radio except LNA and ADC, such as ideal software radio and ultra-wide band transceivers, where everything will be defined by software just like the computer at present.

#### REFERENCES

- [1] S. Cherry, "Telecom: Edholm's law of bandwidth," *IEEE Spectrum*, vol. 41, no. 7, pp. 58–60, Jul. 2004.
- [2] H. Fukui, "Design of microwave GaAs MESFET's for broad-band lownoise amplifiers," *IEEE Trans. Microwave Theory Tech.*, vol. MTT-27, pp. 643–650, Jul. 1979.
- [3] P. H. Woerlee, M. J. Knitel, R. van Langevelde, D. B. M. Klassen, L. F. Tierneijer, A. J. Scholten, and A. T. A. Zegers-van Duijnhoven, "RF-CMOS performance trends," *IEEE Trans. Electron Devices*, vol. 48, no. 8, pp. 1776–1782, Aug. 2001.
- [4] K. Han, H. Shin, and K. Lee, "Analytical drain thermal noise current model valid for deep submicron MOSFETs," *IEEE Trans. Electron Devices*, vol. 51, no. 2, pp. 261–269, Feb. 2004.

- [5] K. Han, J. Gil, S.-S. Song, J.-H. Han, H. Shin, C.-K. Kim, and K. Lee, "Complete high-frequency thermal noise modeling of short-channel MOSFET's and design of 5.2-GHz low noise amplifier," *IEEE J. Solid-State Circuits*, vol. 40, no. 3, pp. 726–735, Mar. 2005.
- [6] B. K. Kim, J. S. Ko, and K. Lee, "A new linearization technique for MOSFET RF amplifier using multiple gated transistors," *IEEE Microwave and Guided Wave Lett.*, vol. 10, no. 9, pp. 371–373, Sep. 2000
- [7] T. W. Kim, B. Kim, and K. Lee, "Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 223–229, Jan. 2004.
- [8] T. W. Kim and K. Lee, "A simple and analytical design approach for input power matched on-chip LNA," *J. Semiconductor Technol. Sci.*, vol. 2, no. 1, pp. 19–29, 2002.
- [9] B. K. Ko and K. Lee, "A comparative study on the various monolithic low noise amplifier circuit topologies for RF and microwave applications," *IEEE J. Solid-State Circuits*, vol. 31, no. 8, pp. 1220–1225, Aug. 1996.
- [10] J. D. Warnock, "Silicon bipolar device structures for digital applications: Technology and future directions," *IEEE Trans. Electron Devices*, vol. 42, no. 3, pp. 377–389, Mar. 1995.
- [11] F. Schwietz and J. J. Liou, Modern Microwave Transistors: Theory, Design, and Performance. New York: Wiley, 2003.
- [12] Northern California Chapter of the American Vacuum Society TF Users Group-Proceedings, Roadmap of SiGe BiCMOS technologies, Apr. 2002
- [13] I. Nam and K. Lee, "High performance RF mixer and operational amplifier BiCMOS circuits using parasitic vertical bipolar transistor in CMOS technology," *IEEE J. Solid-State Circuits*, vol. 40, no. 2, pp. 392–402, Feb. 2005.
- [14] B. Kim, I. Nam, and K. Lee, "Single-ended differential RF circuit topologies utilizing complementary devices," *J. Semiconductor Technol. Sci.*, vol. 2, no. 1, pp. 7–18, Mar. 2002.
- [15] I. Nam, B. Kim, and K. Lee, "Single-ended differential amplifier and mixer circuits utilizing complementary RF characteristics of both nMOS and pMOS," in *IEEE Radio Frequency Integrated Circuits Symp. Dig. Papers*, Philadelphia, PA, Jun. 2003, pp. 631–634.
- [16] B.-K. Kim, B.-K. Ko, K. Lee, J.-W. Jeong, K.-S. Lee, and S.-C. Kim, "Monolithic planar RF inductor and waveguide structure on silicon with performance comparable to those in GaAs MMIC," in *Technical Dig. Int. Electron Device Meeting*, Washington, DC, Dec. 1995, pp. 717–720.
- [17] SIA Roadmap [Online]. Available: http://public.itrs.net
- [18] J. Gil and H. Shin, "A simple wide-band on-chip inductor model for silicon-based RF ICs," *IEEE Trans. Microwave Theory Tech.*, vol. 51, pp. 2023–2028, Sep. 2003.
- [19] C.-M. Hung, L. Shi, I. Laguado, and K. K. O, "A 25.9-GHz voltage-controlled oscillator fabricated in CMOS process," in *Symp. VLSI Circuits Dig. Papers*, Honolulu, HI, Jun. 2000, pp. 100–101.
- [20] S.-S. Song and H. Shin, "An RF model of the accumulation-mode MOS varactor valid in both accumulation and depletion regions," *IEEE Trans. Electron Devices*, vol. 50, pp. 1997–1999, Sep. 2003.
- [21] S.-S. Song, S.-W. Lee, J. Gil, and H. Shin, "A simple wide-band MIM capacitor model for RF applications and the effect of substrate grounded shields," *Japanese J. Appl. Phys.*, vol. 43, no. 4B, pp. 1746–1751, Apr. 2004
- [22] L. E. Larson, "Silicon technology tradeoffs for radio-frequency/mixed-signal "System-on-a-Chip"," *IEEE Trans. Electron Devices*, vol. 50, pp. 683–699, Mar. 2003.
- [23] J. Gil, S.-S. Song, H. Lee, and H. Shin, "A -119.2 dBc/Hz at 1 MHz, 1.5 mW, fully integrated, 2.5-GHz, CMOS VCO using helical inductors," *IEEE Microwave and Wireless Components Lett.*, vol. 13, pp. 457-459, Nov. 2003.
- [24] M. D. Hahm, E. G. Friedman, and E. L. Titlebaum, "A comparison of analog and digital circuit implementations of low power matched filters for use in portable wireless communication terminals," *IEEE Trans. Circuits Syst. II*, vol. 44, pp. 498–506, Jun. 1997.
- [25] A. Gatherer, T. Stetzler, M. McMahan, and E. Auslander, "DSP-based architectures for mobile communications: Past, present and future," *IEEE Commun. Mag.*, vol. 38, no. 1, pp. 84–90, Jan. 2000.
- [26] J. Proakis, Digital Commun., 4th ed. New York: McGraw-Hill, 2000.
- [27] T. Ngo and I. Verbauwhede, "Turbo codes on the fixed point DSP TMS320C55X," in *IEEE Workshop on Signal Processing Systems*, Lafayette, LA, Oct. 2000, pp. 255–264.
- [28] J. R. Cavallaro and M. Vaya, "Viturbo: A reconfigurable architecture for viterbi and turbo decoding," in *Proc. IEEE Int. Conf. Acoustics, Speech,* and Signal Processing, vol. 2, Apr. 2003, pp. 497–500.

- [29] P. Choi, H. Park, I. Nam, K. Kang, Y. Ku, S. Shin, S. Park, T. W. Kim, H. Choi, S. Kim, S. Park, M. Kim, S. M. Park, and K. Lee, "An experimental coin-sized radio for extremely low-power WPAN (IEEE 802.15.4) application at 2.4 GHz," in *Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, San Francisco, CA, Feb. 2003, pp. 92–93.
- [30] A. Jayaraman, P. F. Chen, G. Hannington, L. Larson, and P. Asbeck, "Linear high-efficiency microwave power amplifier using band pass delta-sigma modulators," *IEEE Microwave Guided Wave Lett.*, vol. 8, pp. 121–123, Mar. 1998.
- [31] [Online]. Available: http://grouper.ieee.org/groups/802/15/



Kwyro Lee (M'80–SM'90) received the B.S. degree in electronics engineering from Seoul National University, Seoul, Korea, in 1976 and the M.S. and Ph.D. degrees from the University of Minnesota at Minneapolis-St. Paul in 1981 and 1983, respectively, where he performed pioneering work for characterization and modeling of AlGaAs/GaAs heterojunction field-effect transistors.

From 1983 to 1986, he was an Engineering General Manager with GoldStar Semiconductor Inc., Seoul, where he was responsible for the devel-

opment of the first polysilicon CMOS products in Korea. In 1987, he joined the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, as an Assistant Professor in the development of electrical engineering. He is currently a Professor with KAIST. From 1998 to 2000, he served as the KAIST Dean of Research Affairs and the Dean of Institute Development and Cooperation. Since 1997, he has been the Director of the Micro Information and Communication Remote-object Oriented Systems (MICROS) Research Center, an Engineering Center of Excellence supported by the Korea Science and Engineering Foundation. In March 2005, he joined LG Electronics Institute of Technology, Seoul, as Executive Vice President. He has authored or coauthored over 150 publications in major international journals and conferences. He authored *Semiconductor Device Modeling for VLSI* (Englewood Cliffs, NJ: Prentice-Hall, 1993) and was one of the co-developers of AIM-SPICE, the world's first SPICE run under Windows.

Dr. Lee is a Life Member of the Korean Institute of Electrical and Communications Engineers. From 1990 to 1996, he served as the Conference Co-Chair of the International Semiconductor Device Research Symposium, Charlottesville, VA. From 1998 to 2000, he served as the Chairman of the IEEE Korea Electron Device Chapter and currently serves as an Elected Member of the Administrative Committee (AdCom) of the Electron Devices Society (EDS).



Ilku Nam (S'02) received the B.S. degree in electronic engineering from Yonsei University, Seoul, Korea, in 1999 and the M.S. degree in electrical engineering and computer science in 2001 from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, where he is currently working toward the Ph.D. degree.

Since 2000, he has participated in the development of low-power radio frequency (RF) front-end circuits, low-power analog baseband circuits and the wireless system-on-a-chip (SOC) for low-rate

wireless personal area network (LR-WPAN). His research interests include CMOS RF/analog IC and RF system design for wireless communication, and interfaces among RF, modems, and MAC layers.



**Ickjin Kwon** (M'05) received the B.S., M.S., and Ph.D. degrees in electrical engineering and computer science from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, in 1998, 2000, and 2004, respectively.

In 2004, he joined the Samsung Advanced Institute of Technology (SAIT), Kyunggi, Korea, where he is currently a Senior Research Engineer in the Communication and Network Lab. His research interests include radio frequency and baseband integrated circuits and systems for wireless communications.



**Joonho Gil** (S'98–M'04) received the B.S. and M.S. degrees in electrical engineering in 1997 and 1999, respectively, and the Ph.D. degree in electrical and computer science in 2003, all from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea.

He is currently with RadioPulse Inc., Seoul, Korea, where he has developed CMOS radio frequency (RF)-ICs for wireless applications. His research interests include CMOS RF/microwave integrated circuits for wireless communication and

on-chip passive device modeling.

Dr. Gil received a Splendor Prize in the Samsung Humantech Paper Contest in 1999.



**Kwangseok Han** (S'99–M'05) received the B.S., M.S., and Ph.D. degrees in electrical engineering and computer science from Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 1998, 2000, and 2004, respectively.

Since 2004, he has been with Samsung Electronics, Kyunggi, Korea, as a radio frequency (RF) Circuit Designer. His research activities include nonvolatile nano-crystal memory, RF CMOS modeling, high-frequency thermal noise modeling, and RF circuits design.

Dr. Han received a Best Student Award for the Outstanding Paper in the Silicon Technology at the 1999 IEEE International Conference on VLSI and CAD and an Outstanding Paper Prize from Applied Materials, Inc. (Korea Branch) Paper Contest in 2001. He also received a Korea Foundation for Advanced Studies scholarship from 1999 to 2002.



Sungchung Park (S'02) was born in 1976. He received the B.S. and M.S. degrees in electrical engineering in 2000 and 2002, respectively, from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, where he is currently working toward the Ph.D degree.

In 2003, he was with SPINCOM, University of Minnesota, Minneapolis, as a Visiting Researcher. Since 2004, he has been working on the design and implementation of next-generation WLAN systems (IEEE 802.11n). His research interests include

communication theory and its VLSI implementation, focusing on high-rate wireless communications.



**Bo-Ik Seo** (S'01) was born in Daegu, Korea, 1977. He received the B.S. and M.S. degrees in electrical engineering in 1999 and 2001, respectively, from Korea Advanced Institute of Science and Technology (KAIST), where he is currently working toward the Ph.D. degree in electrical engineering.

His research interests include the digital system design for wireless communication systems and microprocessors.